/* * Copyright (c) 2013-2014 Wind River Systems, Inc. * * SPDX-License-Identifier: Apache-2.0 */ /** * @file * @brief Cortex-M public error handling * * ARM-specific kernel error handling interface. Included by arm/arch.h. */ #ifndef ZEPHYR_INCLUDE_ARCH_ARM_CORTEX_M_ERROR_H_ #define ZEPHYR_INCLUDE_ARCH_ARM_CORTEX_M_ERROR_H_ #include #include #include #ifdef __cplusplus extern "C" { #endif #if defined(CONFIG_ARMV6_M_ARMV8_M_BASELINE) /* ARMv6 will hard-fault if SVC is called with interrupts locked. Just * force them unlocked, the thread is in an undefined state anyway * * On ARMv7m we won't get a HardFault, but if interrupts were locked the * thread will continue executing after the exception and forbid PendSV to * schedule a new thread until they are unlocked which is not what we want. * Force them unlocked as well. */ #define Z_ARCH_EXCEPT(reason_p) do { \ __asm__ volatile ( \ "cpsie i\n\t" \ "movs r0, %[reason]\n\t" \ "svc %[id]\n\t" \ : \ : [reason] "i" (reason_p), [id] "i" (_SVC_CALL_RUNTIME_EXCEPT) \ : "memory"); \ CODE_UNREACHABLE; \ } while (false) #elif defined(CONFIG_ARMV7_M_ARMV8_M_MAINLINE) #define Z_ARCH_EXCEPT(reason_p) do { \ __asm__ volatile ( \ "eors.n r0, r0\n\t" \ "msr BASEPRI, r0\n\t" \ "mov r0, %[reason]\n\t" \ "svc %[id]\n\t" \ : \ : [reason] "i" (reason_p), [id] "i" (_SVC_CALL_RUNTIME_EXCEPT) \ : "memory"); \ CODE_UNREACHABLE; \ } while (false) #elif defined(CONFIG_ARMV7_R) /* Pick up the default definition in kernel.h for now */ #else #error Unknown ARM architecture #endif /* CONFIG_ARMV6_M_ARMV8_M_BASELINE */ #ifdef __cplusplus } #endif #endif /* ZEPHYR_INCLUDE_ARCH_ARM_CORTEX_M_ERROR_H_ */